

# Walkthrough Example

Cortex-M3 startup & exception handling

#### **Learning objectives**

#### At the end of this module, you will be able to:

- Explain how Tarmac trace can be used in conjunction with disassembly for debugging
- Describe how the Vector Table is used during startup
- Describe the overall flow of CMSIS startup code for Cortex-M3 processors
- Describe how to look for exceptions using Tarmac trace

#### **Tarmac trace**

- Arm-specific trace format
- Can be collected from Fast Models / FVPs (Fixed Virtual Platforms)
- Can be collected from RTL (Register Transfer Level) simulations
- Shows instructions executed, register values transferred, memory accesses, and exceptions taken
- Documented in the Arm Fast Models documentation: <a href="https://developer.arm.com/docs/100964/1161/plug-ins-for-fast-models/tarmactrace">https://developer.arm.com/docs/100964/1161/plug-ins-for-fast-models/tarmactrace</a>















Resources



#### arm

#### DEVELOPMENT TOOLS AND SOFTWARE

#### **FAST MODELS**





```
8004 clk IT (8004) 0000061c 6801 T thread : LDR r1,[r0,#0]
8004 clk MR4 20000170 00000000
8004 clk R r1 00000000
```

```
r1,[r0,#0]
8004 clk IT (8004) 0000061c 6801 T thread : LDR
8004 clk MR4 20000170 00000000
8004 clk R r1 00000000
```

```
8004 clk IT (8004) 0000061c 6801 T thread : LDR
                                                     r1,[r0,#0]
```

clk MR4 20000170 00000000 8004 clk R r1 00000000

#### **Timestamp**

```
8004 clk IT (8004) 0000061c 6801 T thread : LDR r1,[r0,#0]
8004 clk MR4 20000170 00000000
8004 clk R r1 00000000
```





















The instruction at address 0x0000061c was executed in T32 state and Thread mode at timestamp 8004. It read 4 bytes from address 0x20000170, and the value read was 0x0.

```
8004 clk IT (8004) 0000061c 6801 T thread : LDR r1,[r0,#0]
8004 clk MR4 20000170 00000000
8004 clk R r1 00000000
```

The instruction at address 0x0000061c was executed in T32 state and Thread mode at timestamp 8004. It read 4 bytes from address 0x20000170, and the value read was 0x0.

The instruction at address 0x0000061c was executed in T32 state and Thread mode at timestamp 8004. It read 4 bytes from address 0x20000170, and the value read was 0x0.

```
Identifier
           Register
            (8004) 0000061c 6801 T thread : LDR r1,[r0,#0]
             20000170 00000000
8004 clk R r1 00000000
```

The instruction at address 0x0000061c was executed in T32 state and Thread mode at timestamp 8004. It read 4 bytes from address 0x20000170, and the value read was 0x0.



The instruction at address 0x0000061c was executed in T32 state and Thread mode at timestamp 8004. It read 4 bytes from address 0x20000170, and the value read was 0x0.



The instruction at address 0x0000061c was executed in T32 state and Thread mode at timestamp 8004. It read 4 bytes from address 0x20000170, and the value read was 0x0.

The value 0x0 was written to register R1.

#### Question

Why is the timestamp the same for all of these lines?

```
7986 clk IT (7986) 000005fa b570 T thread : PUSH {r4-r6,lr}
7986 clk MW4 20001120 20000064
7986 clk MW4 20001124 00412a02
7986 clk MW4 20001128 00000002
7986 clk MW4 2000112c 000008a5
7986 clk R r13_main 20001120
7986 clk R MSP 20001120
```

#### **Startup example**

- Uses startup code from CMSIS
- Sets up an interrupt handler in C
- Enables and triggers the interrupt using CMSIS functions

```
Hello, world!
Enabled device-specific timer 0
Hello from TIMO_IRQHandler()!
```



## Step 0: Reset



#### Reset (0)

```
0 clk E 0000016c 00000001 CoreEvent_RESET
0 clk R r13 main 20001170
0 clk R cpsr 01000000
0 clk R MSP 20001170
1 clk IT (1) 0000016c 4809 T thread : LDR r0,{pc}+0x28 ; 0x194
```

### Reset (1)

```
0 clk E 0000016c 00000001 CoreEvent RESET
0 clk R r13 main 20001170
0 clk R cpsr 01000000
0 clk R MSP 20001170
1 clk IT (1) 0000016c 4809 T thread : LDR r0, {pc}+0x28 ; 0x194
```

Q. Where does the Reset Handler address come from?

## Reset (2)

- Q. Where does the Reset Handler address come from?
- A. It is specified in the vector table.

#### Reset (3)

startup\_ARMCM3.s

```
; Vector Table Mapped to Address 0 at Reset
                AREA
                        RESET, DATA, READONLY
                          Vectors
                EXPORT
                EXPORT
                          Vectors End
                EXPORT
                          Vectors Size
                                                   ; Top of Stack
                          initial sp
 Vectors
                DCD
                DCD
                        Reset Handler
                                                   ; Reset Handler
```

#### Reset (4)

startup ARMCM3.s

```
; Vector Table Mapped to Address 0 at Reset
                AREA
                        RESET, DATA, READONLY
                EXPORT
                          Vectors
                EXPORT
                          Vectors End
                EXPORT
                          Vectors Size
                          initial sp
                                                    ; Top of Stack
 Vectors
                DCD
                DCD
                        Reset Handler
                                                    ; Reset Handler
                             Disassembly
  RESET
        Vectors
```

20001170

0000016d

p..

m...

DCD

DCD

536875376

365

0x00000000:

 $0 \times 000000004$ :

### Reset (5)

```
0 clk E 0000016c 00000001 CoreEvent_RESET
0 clk R r13_main 20001170
0 clk R cpsr 01000000
0 clk R MSP 20001170
1 clk IT (1) 0000016c 4809 T thread : LDR r0,{pc}+0x28 ; 0x194
```

- Q. Where does the Reset Handler address come from?
- A. It is specified in the vector table.
- Q. Why is the value 0x16d in the vector table, but 0x16c in Tarmac trace?

```
___Vectors
```

0x00000000: 20001170 p.. DCD 536875376

0x00000004: 0000016d m... DCD 365

### Reset (6)

```
0 clk E 0000016c 00000001 CoreEvent_RESET
0 clk R r13_main 20001170
0 clk R cpsr 01000000
0 clk R MSP 20001170
1 clk IT (1) 0000016c 4809 T thread : LDR r0,{pc}+0x28 ; 0x194
```

- Q. Where does the Reset Handler address come from?
- A. It is specified in the vector table.
- Q. Why is the value  $0 \times 16 = 0 \times 16 =$
- A. Value must have bottom bit set for T32 state in table, but the actual address doesn't.

#### Reset (7)

```
0 clk E 0000016c 00000001 CoreEvent RESET
0 clk R r13 main 20001170
0 clk R cpsr 01000000
0 clk R MSP 20001170
1 clk IT (1) 0000016c 4809 T thread : LDR r0,{pc}+0x28 ; 0x194
```

### Reset (8)

```
0 clk E 0000016c 00000001 CoreEvent RESET
0 clk R r13 main 20001170
0 clk R cpsr 01000000
0 clk R MSP 20001170
1 clk IT (1) 0000016c 4809 T thread : LDR r0, {pc}+0x28 ; 0x194
          31 30 29 28 27 26 25 24 23
                                                          10 9 8
                                   20 19
                                            16 15
     APSR|N|Z|C|V|Q
                                       GE[3:0]<sup>†</sup>
     IPSR
                                                                 0 or Exception Number
     EPSR
                     ICI/IT T
                                                   ICI/IT
                                              Reserved (see text) <sup>⊥</sup>
    †Reserved if the DSP Extension
     is not implemented
```

Figure B1-1 The PSR register layout

## Reset (9)

```
0 clk E 0000016c 00000001 CoreEvent RESET
0 clk R r13_main 20001170
0 clk R cpsr 01000000
0 clk R MSP 20001170
1 clk IT (1) 0000016c 4809 T thread : LDR r0, {pc}+0x28 ; 0x194
```

## **Reset (10)**

```
0 clk E 0000016c 00000001 CoreEvent_RESET
0 clk R r13_main 20001170
0 clk R cpsr 01000000
0 clk R MSP 20001170
1 clk IT (1) 0000016c 4809 T thread : LDR r0,{pc}+0x28 ; 0x194
```

- 1. Reset exception occurs.
- 2. Stack pointer values set up.
- 3. CPSR value set to indicate the processor is in T32 state.
- 4. Start executing first instruction in the Reset Handler

## **Reset Handler (0)**

startup\_ARMCM3.s

```
Reset_Handler
                PROC
                EXPORT
                        Reset Handler
                                                   [WEAK]
                IMPORT
                        SystemInit
                IMPORT
                          main
                        R0, =SystemInit
                LDR
                        R0
                BLX
                LDR
                        R0, = main
                BX
                        R0
                ENDP
```

## **Reset Handler (1)**

```
startup ARMCM3.s
Reset Handler
               PROC
               EXPORT Reset Handler
                                                [WEAK]
               IMPORT SystemInit
               IMPORT main
               LDR R0, =SystemInit
               BLX R0
               LDR R0, = main
               BX R0
               ENDP
                        foo.c
  /* Called by the CMSIS startup file.
    Perform any system required out-of-reset setup here.
  */
 void SystemInit(void)
     return;
```

## **Reset Handler (2)**

```
Reset Handler
             PROC
             EXPORT Reset Handler
                                           [WEAK]
              IMPORT SystemInit
              IMPORT main
             LDR R0, =SystemInit
             BLX R0
             LDR R0, = main
             BX R0
```

ENDP

startup ARMCM3.s

```
1 clk IT (1) 0000016c 4809 T thread : LDR r0,{pc}+0x28 ; 0x194
1 clk MR4 00000194 00000c79
1 clk R r0 00000c79
2 clk IT (2) 0000016e 4780 T thread : BLX
                                              r0
2 clk R r14 00000171
2 clk R cpsr 01000000
3 clk IT (3) 00000c78 4770 T thread : BX
                                              lr
```

## **Reset Handler (3)**

```
startup_ARMCM3.s
```

```
Reset_Handler PROC

EXPORT Reset_Handler [WEAK]

IMPORT SystemInit

IMPORT __main

LDR R0, =SystemInit

BLX R0

LDR R0, =_main

BX R0

ENDP
```

Q. What is the purpose of \_\_main()? \_start() with GCC

## **Reset Handler (4)**

```
startup_ARMCM3.s
```

```
Reset Handler
               PROC
               EXPORT
                      Reset Handler
                                               [WEAK]
                      SystemInit
               IMPORT
               IMPORT
                      main
                      R0, =SystemInit
               LDR
               BLX R0
                      R0, = main
               LDR
               BX
                      R0
               ENDP
```

- Q. What is the purpose of \_\_main()? \_start() with GCC
- A. Entry point for the Arm C library, that performs memory initialization, and then executes application code.

# arm

Step 1: \_\_main()



## What does \_\_main() do?(0)

- Scatter-loading
- C library initialization
- Start executing application code

## What does main() do?(1)

- Scatter-loading
- C library initialization
- Start executing application code

## What is scatter-loading? (0)

#### 4 GB address space

| RAM | Devices Flash |
|-----|---------------|
|     |               |
|     |               |

## What is scatter-loading? (1)

#### 4 GB address space



## What is scatter-loading? (2)

#### 4 GB address space



## What is scatter-loading? (3)

- Different types of data must be copied:
  - Un-initialized / zero-initialized variables
  - Initialized variables
  - Code itself
- For example, from Tarmac trace you can see zero-initialization being done:

```
49 clk IT (49) 00000124 c178 T thread : STMCS r1!, {r3-r6}
49 clk MW4 20000010 00000000
49 clk MW4 20000014 00000000
49 clk MW4 20000018 00000000
49 clk MW4 2000001c 00000000
```

This sequence repeats 278 times!

## What is scatter-loading? (4)

```
scatterload zeroinit
                                       .#
      0 \times 00000118:
                                                            r3,#0
                        2300
                                                 MOVS
                                        .$
      0x0000011a:
                        2400
                                                 MOVS
                                                            r4,#0
                                                            r5,#0
      0 \times 0000011c:
                        2500
                                       . %
                                                 MOVS
      0 \times 0000011e:
                        2600
                                                            r6,#0
                                        . &
                                                 MOVS
      0 \times 00000120:
                        3a10
                                                            r2,r2,#0x10
                                                 SUBS
                                        . :
      0 \times 00000122:
                        bf28
                                        (.
                                                 IT
                                                            CS
      0 \times 00000124:
                        c178
                                                 STMCS
                                                            r1!, {r3-r6}
                                       ж.
      0 \times 00000126:
                        d8fb
                                                            0x120 ; scatterload zeroinit + 8
                                                 BHI
                                        . .
                                                            r2, r2, #29
      0 \times 00000128:
                        0752
                                       R.
                                                 LSLS
      0x0000012a:
                        bf28
                                        (.
                                                 IT
                                                            CS
      0x0000012c:
                        c130
                                       0.
                                                 STMCS
                                                            r1!, {r4,r5}
      0 \times 0000012e:
                        bf48
                                       H.
                                                 IT
                                                            MI
      0 \times 00000130:
                        600b
                                                            r3,[r1,#0]
                                                 STRMI
      0 \times 00000132:
                        4770
                                       рG
                                                 BX
                                                            lr
```

49 clk IT (49) 00000124 c178 T thread : STMCS r1!, {r3-r6}

## What does \_\_main() do?(2)

- Scatter-loading
- C library initialization
- Start executing application code

## What does \_\_main() do?(3)

- Scatter-loading
- C library initialization
- Start executing application code

```
rt entry
  0 \times 0000014c:
                    f000fa01
                                                       user setup stackheap ;
                                            BL
                                   . . . .
  0 \times 00000150:
                    4611
                                                       r1,r2
                                            MOV
  0 \times 00000152:
                    f7ffffef
                                   .... BL
                                                         rt lib init; 0x134
  0 \times 00000156:
                    f000fda5
                                           BL
                                                       main; 0xca4
                                   . . . .
  0 \times 0000015a:
                    f000fbad
                                                       exit; 0x8b8
                                   . . . .
```

# arm

Step 2: main()



## Application code in main() (0)

```
int main(void)
   printf("Hello, world!\n");
    /* Initialize TIM0 IRQn */
   NVIC SetPriority(TIM0 IRQn, 1);
   NVIC EnableIRQ(TIM0 IRQn);
   printf("Enabled device-specific timer 0\n");
    /* Set TIMO IRQn to pending */
   NVIC SetPendingIRQ(TIM0 IRQn);
   return 0;
```

## Application code in main() (1)

```
printf("Hello, world!\n");
1823 clk IT (1823) 00000532 beab T thread : BKPT
                                                     #0xab
```

Fast Models support semihosting features for functions such as printf()

## Application code in main() (2)

```
/* Initialize TIM0_IRQn */
NVIC_SetPriority(TIM0_IRQn, 1);
```

Sets the priority for the interrupt specified by IRQn.IRQn can can specify any device specific interrupt, or processor exception. The priority specifies the interrupt priority value, whereby lower values indicate a higher priority. The default priority is 0 for every interrupt. This is the highest possible priority.

The priority cannot be set for every core interrupt. HardFault and NMI have a fixed (negative) priority that is higher than any configurable exception or interrupt.

#### **Parameters**

```
[in] IRQn Interrupt Number
[in] priority Priority to set
```

On Cortex-M3, TIM0\_IRQn is Interrupt #2

## Application code in main() (3)

#### Table B3-8 NVIC register summary

| Address                   | Name                      | Туре | Reset      | Description                                                        |
|---------------------------|---------------------------|------|------------|--------------------------------------------------------------------|
| 0xE000E400-<br>0xE000E5EC | NVIC_IPR0-<br>NVIC_IPR123 | RW   | 0×00000000 | Interrupt Priority Registers, NVIC_IPR0-NVIC_IPR123 on page B3-686 |

## Application code in main() (4)

```
/* Initialize TIM0_IRQn */
NVIC_SetPriority(TIM0_IRQn, 1);

2966 clk IT (2966) 00000cc0 7001 T thread: STRB r1,[r0,#0]
2966 clk MW1 e000e402 20
2966 clk R NVIC_IPRO 00200000

31 24 23 16 15 8 7 0

PRI_N3 PRI_N2 PRI_N1 PRI_N0
```

Q. How is interrupt priority of "1" equal to 0x20?

## Application code in main() (5)

```
/* Initialize TIMO IRQn */
                 NVIC SetPriority(TIM0_IRQn, 1);
 2966 clk IT (2966) 00000cc0 7001 T thread : STRB r1, [r0, #0]
 2966 clk MW1 e000e402 20
 2966 clk R NVIC IPRO 00200000
31
               24 23
                                16 15
                                                  8 7
                                                         PRI NO
     PRI N3
                       PRI N2
                                        PRI N1
```

- Q. How is interrupt priority of "1" equal to 0x20?
- A. The architecture can be quirky. This implementation has only 3 bits for priority.

## Application code in main() (6)

```
/* Initialize TIM0_IRQn */
NVIC_SetPriority(TIM0_IRQn, 1);

2966 clk IT (2966) 00000cc0 7001 T thread: STRB r1,[r0,#0]
2966 clk MW1 e000e402 20
2966 clk R NVIC_IPRO 00200000

31 24 23 16 15 8 7 0

PRI_N3 PRI_N2 PRI_N1 PRI_N0
```

- Q. How is interrupt priority of "1" equal to 0x20?
- A. The architecture can be quirky. This implementation has only 3 bits for priority.





# 

## Triggering an exception from software (1)

```
int main (void)
   printf("Hello, world!\n");
    /* Initialize TIM0 IRQn */
   NVIC SetPriority (TIMO IRQn, 1);
   NVIC EnableIRQ(TIM0 IRQn);
   printf("Enabled device-specific timer 0\n");
    /* Set TIMO IRQn to pending */
   NVIC SetPendingIRQ(TIM0 IRQn);
    return 0;
```

- Set "pending" bit for the interrupt to 1.
- Processor takes exception and branches to exception handler.

## **Triggering an exception from software (2)**

```
5484 clk IT (5484) 00000ccc f8c45100 T thread : STR r5,[r4,#0x100]
5484 clk MW4 e000e200 00000004
5484 clk R NVIC_ISPRO 00000004
5484 clk R NVIC_ICPRO 00000004
5484 clk R ICSR 00412000
```

#### Table B3-8 NVIC register summary

| Address                   | Name                       | Туре | Reset      | Description                                                              |
|---------------------------|----------------------------|------|------------|--------------------------------------------------------------------------|
| 0xE000E200-<br>0xE000E23C | NVIC_ISPR0-<br>NVIC_ISPR15 | RW   | 0x00000000 | Interrupt Set-Pending Registers, NVIC_ISPR0-NVIC_ISPR15 on page B3-685   |
| 0xE000E280-<br>0xE000E2BC | NVIC_ICPR0-<br>NVIC_ICPR15 | RW   | 0x00000000 | Interrupt Clear-Pending Registers, NVIC_ICPR0-NVIC_ICPR15 on page B3-685 |

## Triggering an exception from software (3)

```
5484 clk IT (5484) 00000ccc f8c45100 T thread : STR r5,[r4,#0x100]
5484 clk MW4 e000e200 00000004
5484 clk R NVIC_ISPRO 00000004
5484 clk R NVIC_ICPRO 00000004
5484 clk R ICSR 00412000
```



## Handling an exception from software (1)

```
5484 clk MW4 2000115c 41000000
5484 clk MW4 20001158 00000cd0
5484 clk MW4 20001154 000006dd
5484 clk MW4 20001150 00000000
5484 clk MW4 2000114c 00412a02
5484 clk MW4 20001148 00000020
5484 clk MW4 20001144 0000002e
5484 clk MW4 20001140 00000000
5484 clk INFO EXCEPTION REASON: PHASE=ACTIVATE REASONS=UNSPECIFIED PC=0x00000cd0
         VECTOR=EXT INT2 FaultCause=NO FSR BIT
5484 clk E 00000cd0 00000012 CoreEvent EXT INT2
5484 clk R r14 fffffff9
5484 clk R r13 main 20001140
5484 clk R cpsr 41000012
5484 clk R MSP 20001140
5484 clk R CONTROL 00000000
5484 clk R NVIC ISPR0 00000000
5484 clk R NVIC ICPR0 00000000
5484 clk R NVIC IABRO 00000004
5484 clk R ICSR 00000812
```

## Handling an exception from software (2)

```
5484 clk MW4 2000115c 41000000
5484 clk MW4 20001158 00000cd0
5484 clk MW4 20001154
                      000006dd
                                               The processor saves the required
5484 clk MW4 20001150 00000000
                                               registers to the stack automatically.
5484 clk MW4 2000114c 00412a02
5484 clk MW4 20001148 00000020
5484 clk MW4 20001144 0000002e
5484 clk MW4 20001140 00000000
5484 clk INFO EXCEPTION REASON: PHASE=ACTIVATE
                                                 REASONS=UNSPECIFIED PC=0x00000cd0
         VECTOR=EXT INT2 FaultCause=NO FSR BIT
5484 clk E 00000cd0 00000012 CoreEvent EXT INT2
5484 clk R r14 fffffff9
5484 clk R r13 main 20001140
5484 clk R cpsr 41000012
    clk R MSP 20001140
5484 clk R CONTROL 00000000
5484 clk R NVIC ISPRO 00000000
    clk R NVIC ICPRO 00000000
5484 clk R NVIC IABRO 00000004
5484 clk R ICSR 00000812
```

## Handling an exception from software (2)

```
5484 clk MW4 2000115c 41000000
             20001158
                      00000cd0
             20001154
     clk MW4 20001150
    clk MW4 2000114c 00412a02
    clk MW4 20001148
             20001144
    clk MW4 20001140 00000000
5484 clk INFO EXCEPTION REASON: PHASE=ACTIVATE REASONS=UNSPECIFIED PC=0x00000cd0
         VECTOR=EXT INT2 FaultCause=NO FSR BIT
5484 clk E 00000cd0 00000012 CoreEvent EXT INT2
5484 clk R r14 fffffff9
5484 clk R r13 main 20001140
                                                  External interrupt #2 shown in Tarmac trace
5484 clk R cpsr 41000012
    clk R MSP 20001140
5484 clk R CONTROL 00000000
    clk R NVIC ISPRO
5484 clk R NVIC ICPRO 00000000
```

5484 clk R NVIC IABRO 00000004

5484 clk R ICSR 00000812

## Handling an exception from software (2)

```
5484 clk MW4 2000115c 41000000
             20001158
5484 clk MW4
             20001154
                      000006dd
5484 clk MW4 20001150
    clk MW4 2000114c 00412a02
5484 clk MW4 20001148
                      0000002e
5484 clk MW4 20001144
5484 clk MW4 20001140 00000000
5484 clk INFO EXCEPTION REASON: PHASE=ACTIVATE REASONS=UNSPECIFIED PC=0x00000cd0
         VECTOR=EXT INT2 FaultCause=NO FSR BIT
5484 clk E 00000cd0 00000012 CoreEvent EXT INT2
5484 clk R r14 fffffff9
                                                           ISRPENDING bit of ICSR cleared
5484 clk R r13 main 20001140
5484 clk R cpsr 41000012
5484 clk R MSP 20001140
5484 clk R CONTROL 00000000
5484 clk R NVIC ISPRO 00000000
                                                   31 30 29 28 27 26 25 24 23 22 21 20
5484 clk R NVIC ICPRO 00000000
5484 clk R NVIC IABRO 00000004
                                                                              VECTPENDING
5484 clk R ICSR 00000812
                                         NMIPENDSET-
                                                                         └-Reserved
```

Reserved-

ISRPENDING

## Handling an exception from software (3)

```
5484 clk INFO EXCEPTION REASON: PHASE=ACTIVATE REASONS=UNSPECIFIED PC=0x00000cd0
        VECTOR=EXT_INT2 FaultCause=NO_FSR_BIT
5484 clk E 00000cd0 00000012 CoreEvent EXT INT2
5485 clk IT (5485) 00000c7c a001 T handler: ADR r0, {pc}+8; 0xc84
7845 clk INFO EXCEPTION REASON: PHASE=DEACTIVATE REASONS=UNSPECIFIED PC=0x00000518
        VECTOR=EXT INT2 FaultCause=NO FSR BIT
7845 clk R cpsr 41000000
7846 clk IT (7846) 00000cd0 bdb0 T thread : POP {r4,r5,r7,pc}
```

## Handling an exception from software (3)

```
5484 clk INFO EXCEPTION REASON: PHASE=ACTIVATE REASONS=UNSPECIFIED PC=0x00000cd0
        VECTOR=EXT INT2 FaultCause=NO FSR BIT
5484 clk E 00000cd0 00000012 CoreEvent EXT INT2
5485 clk IT (5485) 00000c7c a001 T handler: ADR r0, {pc}+8; 0xc84
7845 clk INFO EXCEPTION REASON: PHASE=DEACTIVATE REASONS=UNSPECIFIED PC=0x00000518
        VECTOR=EXT INT2 FaultCause=NO FSR BIT
7845 clk R cpsr 41000000
7846 clk IT (7846) 00000cd0 bdb0 T thread : POP {r4,r5,r7,pc}
```

## Handling an exception from software (3)

```
5484 clk INFO EXCEPTION REASON: PHASE=ACTIVATE REASONS=UNSPECIFIED PC=0x00000cd0
        VECTOR=EXT INT2 FaultCause=NO FSR BIT
5484 clk E 00000cd0 00000012 CoreEvent EXT INT2
5485 clk IT (5485) 00000c7c a001 T handler: ADR r0, {pc}+8; 0xc84
7845 clk INFO EXCEPTION REASON: PHASE=DEACTIVATE REASONS=UNSPECIFIED PC=0x00000518
        VECTOR=EXT INT2 FaultCause=NO FSR BIT
7845 clk R cpsr 41000000
7846 clk IT (7846) 00000cd0 bdb0 T thread : POP {r4,r5,r7,pc}
```

## arm

# Let's Recap





